

REVALUATION RESULT REGISTER FOR M.E ELECTRONICS & TELECOMMUNICATION (MICROELECTRONICS) SEMESTER - II EXAMINATION HELD IN MAY 2018 Course : Revised Course - 2013

| COLLECE . | COA  | COLL | ECE | OF | ENGINEERING  |
|-----------|------|------|-----|----|--------------|
| COLLEGE.  | COUM | COL  | LUL |    | CINGINEERING |

|         |                  |                                         | Total:    | 38      |       |     | 7.68 P<br>PASSES       |  |
|---------|------------------|-----------------------------------------|-----------|---------|-------|-----|------------------------|--|
|         |                  |                                         | Practical | 2       | AA    | Р   |                        |  |
|         |                  |                                         | IA        | 2       | AA    | P   |                        |  |
|         | FPGA & Embe      | dded Systems Lab                        |           |         |       |     |                        |  |
|         |                  |                                         | Practical | 2       | AB    | P   |                        |  |
|         | 67<br>20         | 127                                     | IA        | 2       | AB    | P   | 2                      |  |
|         | Parallel Proces  | ssing Lab                               |           |         |       |     |                        |  |
|         |                  |                                         | IA        | 2       | AA    | P   |                        |  |
|         |                  |                                         | Theory    | 4       | ВВ    | P   |                        |  |
|         | Memory Desig     | n                                       |           |         |       |     |                        |  |
|         |                  |                                         | IA        | 2       | AB    | P   |                        |  |
|         |                  |                                         | Theory    | 4       | AB    | P   |                        |  |
|         | Processor Arc    | hitecture & Parallel Proces             | sina      |         |       |     |                        |  |
|         |                  |                                         | IA        | 2       | AO    | Р   |                        |  |
|         | 200.g., 101.103  |                                         | Theory    | 4       | ВС    | P   |                        |  |
|         | Design for Tes   | tability & E-Waste Manage               | ement     |         |       |     |                        |  |
|         |                  |                                         | IA        | 2       | AB    | Р   |                        |  |
|         | Digital Oighan   | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | Theory    | 4       | BB    | P   |                        |  |
|         | Digital Signal I | Processors & Embedded S                 |           |         |       |     |                        |  |
|         |                  |                                         | IA        | 2       |       | P   |                        |  |
|         | ASIC Design (    | XIFOA                                   | Theory    | 4       | вс    | Р   |                        |  |
|         | ASIC Design 8    | P EDCA                                  |           | Credits | Obtai | nea | OGIA                   |  |
| 10 OI F | Attempts: 1      |                                         |           | No Of   | Grad  |     | SGPA                   |  |
|         | o: 3201          | P R No : 201209938                      | 36.       | x : M   |       |     | MBALLOOR ROSHUN GEORGE |  |

| Seat No: 3  | 3206         | PRNo: 201203721             | Se        | x: F             | Nan  | ne : | SHET SHRUTI | VINAYAK    |
|-------------|--------------|-----------------------------|-----------|------------------|------|------|-------------|------------|
| No Of Attem |              |                             |           | No Of<br>Credits | Gra  |      | SGPA        |            |
| ASI         | C Design 8   | & FPGA                      |           |                  |      |      |             |            |
|             |              |                             | Theory    | 4                | BB   | P    |             |            |
|             |              |                             | IA        | 2                | AB   | P    |             |            |
| Dig         | ital Signal  | Processors & Embedded S     | Systems   |                  |      |      |             |            |
| -           |              |                             | Theory    | 4                | AA   | P    |             |            |
|             |              |                             | - IA      | 2                | AA   | P    |             |            |
| Des         | sian for Tes | stability & E-Waste Manag   | ement     |                  |      |      |             |            |
|             | •            |                             | Theory    | 4                | BB   | P    |             | 6          |
|             |              |                             | IA        | 2                | AB   | P    |             |            |
| Pro         | cessor Arc   | hitecture & Parallel Proces | ssina     |                  |      |      |             |            |
|             |              |                             | Theory    | 4                | ВВ   | Р    |             | 2311       |
|             |              |                             | IA        | 2                | AA   | Р    |             |            |
| Mei         | mory Desig   | in .                        |           |                  |      |      |             | 14/11/2018 |
| 11101       | mory Books   | ,                           | Theory    | 4                | вв   | Р    |             | 2          |
|             |              |                             | IA        | 2                | AA   | Р    |             |            |
| Par         | allel Proce  | ssing Lah                   | " "       |                  |      |      |             |            |
| 1 21        | anci i 1000  | 3311g Lab                   | IA        | 2                | AB   | P    |             |            |
|             |              |                             | Practical | 2                | AB   | P    |             |            |
| n FPC       | CA & Emb     | edded Systems Lab           | Tactical  | 2                | , ,0 | 15   |             |            |
| FP          | JA & CITION  | edded Systems Lab           | IA        | 2                | AA   | Р    |             |            |
| man d       |              |                             |           |                  |      | Р    |             |            |
| Maria /     |              |                             | Practical | 2                | AB   | ۲    |             |            |

Grade Grade Performance Points AO 10 Outstanding AA 9 AB Very Good 8 ВВ Good BC Fair 6 CC Satisfactory

Fail

FF

TALEIGAO PLATEAU GOA

N

Read By: Pro

Checked By:

Date: 13 | 11 | 18

Anand NB WE HEICD

Aniketh Gaonkar Assistant Registrar-E(Proff.) Prof. Anuradha Wagle Controller Of Examinations

7.89 P PASSES

> Prof. Y. V. Replay Registral

P: Passes; F: Fails; A/ABS: Absent; NNAP. Non Appearance; X/NE: Not Eligible; +: Grades Carried Over; SGPA: Semester Grade Point Average; CGPA: Cummulative Grade Point Average

Total: